Clock-gating and power-gating are the most widely used solutions for reducing dynamic and static power. They can be potentially integrated so that clock-gating conditions can be used to control the power-gating circuitry thus also reducing static power. This integration becomes however difficult when applied in an industrial design flow. Even if both clock and power- gating are supported by most commercial synthesis tools, their combined implementation requires some flexibility in the back-end tools that is not currently available. This paper propose a layout-oriented synthesis flow which successfully integrates the two techniques by bridging previous efforts in that direction by proposing an efficient clustering algorithm that minimizes the area and the performance overhead while achieving a significant leakage reduction. The entire flow and the algorithm have been tested on a set of industrial designs mapped onto a commercial, 65 nm CMOS technology library.

Placement-aware clustering for integrated clock and power gating / Bozani, L.; Calimera, Andrea; Macii, Alberto; Macii, Enrico; Poncino, Massimo. - (2009), pp. 1723-1726. (Intervento presentato al convegno IEEE International Symposium on Circuits and Systems, ISCAS 2009 tenutosi a Taipei, Taiwan nel 24-27 May 2009) [10.1109/ISCAS.2009.5118107].

Placement-aware clustering for integrated clock and power gating

CALIMERA, ANDREA;MACII, Alberto;MACII, Enrico;PONCINO, MASSIMO
2009

Abstract

Clock-gating and power-gating are the most widely used solutions for reducing dynamic and static power. They can be potentially integrated so that clock-gating conditions can be used to control the power-gating circuitry thus also reducing static power. This integration becomes however difficult when applied in an industrial design flow. Even if both clock and power- gating are supported by most commercial synthesis tools, their combined implementation requires some flexibility in the back-end tools that is not currently available. This paper propose a layout-oriented synthesis flow which successfully integrates the two techniques by bridging previous efforts in that direction by proposing an efficient clustering algorithm that minimizes the area and the performance overhead while achieving a significant leakage reduction. The entire flow and the algorithm have been tested on a set of industrial designs mapped onto a commercial, 65 nm CMOS technology library.
2009
9781424438273
File in questo prodotto:
Non ci sono file associati a questo prodotto.
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11583/2297344
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo