In recent technology nodes, reliability is considered a part of the standard design ¿ow at all levels of embedded system design. While techniques that use only low-level models at gate- and register transfer-level offer high accuracy, they are too inefficient to consider the overall application of the embedded system. Multi-level models with high abstraction are essential to efficiently evaluate the impact of physical defects on the system. This paper provides a methodology that leverages state-of-the-art techniques for efficient fault simulation of structural faults together with transaction-level modeling. This way it is possible to accurately evaluate the impact of the faults on the entire hardware/software system. A case study of a system consisting of hardware and software for image compression and data encryption is presented and the method is compared to a standard gate/RT mixed-level approach.

Efficient Simulation of Structural Faults for the Reliability Evaluation at System-Level / Kochte, M. A.; Zoellin, C. G.; Baranowski, R.; Imhof, M. E.; Wunderlich, H. J.; Hatami, N.; DI CARLO, Stefano; Prinetto, Paolo Ernesto. - STAMPA. - (2010), pp. 3-8. (Intervento presentato al convegno IEEE 19th Asian Test Symposium (ATS) tenutosi a Shanghai, CN nel 1-4 Dec. 2010) [10.1109/ATS.2010.10].

Efficient Simulation of Structural Faults for the Reliability Evaluation at System-Level

DI CARLO, STEFANO;PRINETTO, Paolo Ernesto
2010

Abstract

In recent technology nodes, reliability is considered a part of the standard design ¿ow at all levels of embedded system design. While techniques that use only low-level models at gate- and register transfer-level offer high accuracy, they are too inefficient to consider the overall application of the embedded system. Multi-level models with high abstraction are essential to efficiently evaluate the impact of physical defects on the system. This paper provides a methodology that leverages state-of-the-art techniques for efficient fault simulation of structural faults together with transaction-level modeling. This way it is possible to accurately evaluate the impact of the faults on the entire hardware/software system. A case study of a system consisting of hardware and software for image compression and data encryption is presented and the method is compared to a standard gate/RT mixed-level approach.
2010
9781424488414
File in questo prodotto:
File Dimensione Formato  
2010-ATS-TLM-AuthorVersion.pdf

accesso aperto

Descrizione: Manuscript author version
Tipologia: 2. Post-print / Author's Accepted Manuscript
Licenza: PUBBLICO - Tutti i diritti riservati
Dimensione 7.39 MB
Formato Adobe PDF
7.39 MB Adobe PDF Visualizza/Apri
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11583/2380373
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo