This paper addresses the behavioural modelling of digital integrated circuit buffers for performance assessment of high-speed data links. A new modelling technique, with several important advantages is described. All the requirements of black-box identification are met: the approach relies exclusively on the observation of the external port voltages and currents, thus allowing the extraction of models that mimic the operation of real devices without insight on their internal structure. Furthermore, unlike the standard algorithms currently used in EDA tools, the method described in this study provides a straightforward solution to modelling the input-output behaviour. Good model performance in overclocking conditions is an important advantage. This study also investigates the possibility of accounting for power-supply voltage variations and provides a simple solution.

Simplified topology for integrated circuit buffer behavioural models / El Valid Diouf, Chérif; Telescu, Mihai; Stievano, IGOR SIMONE; Tanguy, Noël; Canavero, Flavio. - In: IET CIRCUITS, DEVICES & SYSTEMS. - ISSN 1751-858X. - STAMPA. - 11:2(2017), pp. 183-187. [10.1049/iet-cds.2015.0368]

Simplified topology for integrated circuit buffer behavioural models

STIEVANO, IGOR SIMONE;CANAVERO, Flavio
2017

Abstract

This paper addresses the behavioural modelling of digital integrated circuit buffers for performance assessment of high-speed data links. A new modelling technique, with several important advantages is described. All the requirements of black-box identification are met: the approach relies exclusively on the observation of the external port voltages and currents, thus allowing the extraction of models that mimic the operation of real devices without insight on their internal structure. Furthermore, unlike the standard algorithms currently used in EDA tools, the method described in this study provides a straightforward solution to modelling the input-output behaviour. Good model performance in overclocking conditions is an important advantage. This study also investigates the possibility of accounting for power-supply voltage variations and provides a simple solution.
File in questo prodotto:
File Dimensione Formato  
jnl-2017-IET-devices.pdf

accesso aperto

Descrizione: jnl-2017-IET-devices.pdf
Tipologia: 2. Post-print / Author's Accepted Manuscript
Licenza: PUBBLICO - Tutti i diritti riservati
Dimensione 789.64 kB
Formato Adobe PDF
789.64 kB Adobe PDF Visualizza/Apri
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11583/2667616
 Attenzione

Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo